# 5x7mm Precision TCXO Model D75AS #### **Description:** The Connor-Winfield's D75AS is a 5x7mm Surface Mount Temperature Compensated Crystal Controlled Oscillator (TCXO) with a Tri-State Clipped Sinewave output. Through the use of Analog Temperature Compensation, the D75AS is capable of holding sub 1-ppm stabilities over the 0 to 70°C temperature range. #### Features: - 3.3 Vdc Operation - Clipped Sinewave Output - Frequency Stability: ± 0.25 ppm - Temperature Range: 0 to 70°C - Low Jitter <1ps RMS</li> - Tri-State Enable/Disable Function - 5x7mm Surface Mount Package - Tape and Reel Packaging - RoHS Compliant / Pb Free ✓ RoHS # **Absolute Maximum Ratings** | Parameter | Minimum | Nominal | Maximum | Units | Notes | |----------------------|---------|---------|---------|-------|-------| | Storage Temperature | -55 | - | 85 | °C | | | Supply Voltage (Vcc) | -0.5 | - | 6.0 | Vdc | | | Input Voltage | -0.5 | - | Vcc+0.5 | Vdc | | #### **Operating Specifications** | | - In a second | 5 - 1 | | | | |-------------------------------------|---------------|---------|---------|--------|-------| | Parameter | Minimum | Nominal | Maximum | Units | Notes | | Nominal Frequency (Fo) | - | 20.0 | - | MHz | | | Frequency Calibration @ 25 °C | -1.0 | - | 1.0 | ppm | 1 | | Frequency Stability vs. Temperature | -0.25 | - | 0.25 | ppm | 2 | | Frequency vs. Load Stability | -0.25 | - | 0.25 | ppm | ±5% | | Frequency vs. Voltage Stability | -0.25 | - | 0.25 | ppm | ±5% | | Static Temperature Hysteresis | - | - | 0.4 | ppm | 3 | | Freq, shift after reflow soldering | -1.0 | - | 1.0 | ppm | 4 | | Aging (1st Year) | -1.0 | - | 1.0 | ppm | | | Total Frequency Tolerance | -4.6 | - | 4.6 | ppm | 5 | | Operating Temperature Range: | 0 | - | 70 | °C | | | Supply Voltage (Vcc) | 3.135 | 3.3 | 3.465 | Vdc | ±5% | | Supply Current (Icc) | - | - | 6 | mA | | | Period Jitter | - | 3 | 5 | ps rms | | | Integrated Phase Jitter | - | 0.5 | 1.0 | ps rms | 6 | | SSB Phase Noise (Fo = 20 MHz) | | | | | | | @ 10Hz offset | - | -80 | - | dBc/Hz | | | @ 100Hz offset | - | -110 | - | dBc/Hz | | | @ 1KHz offset | - | -135 | - | dBc/Hz | | | @ 10KHz offset | - | -150 | - | dBc/Hz | | | @ 100KHz offset | - | -150 | - | dBc/Hz | | | Start-up Time | - | - | 10 | ms | | #### Enable / Disable Input Characteristics (Pad 8) | Parameter | Minimum | Nominal | Maximum | Units | Notes | | |-----------------------|---------|---------|---------|-------|-------|--| | Enable Voltage (High) | 70%Vcc | | - | Vdc | 7 | | | Disable Voltage (Low) | - | - | 30%Vcc | Vdc | 7 | | ## **Clipped Sinewave Output Characteristics** | Parameter | Minimum | Nominal | Maximum | Units | Notes | |-----------------|---------|---------|---------|------------|-------| | Voltage | 1.0 | - | - | V pk to pk | 8 | | Load Resistance | - | 10K | - | Ohm | | | Load | - | 10 | _ | nF | 9 | #### Package Characteristics | _ Package | Hermetically sealed crystal mounted on a ceramic package | | |--------------------|-------------------------------------------------------------------|--| | | <b>Environmental Characteristics</b> | | | Vibration: | Vibration per Mil Std 883E Method 2007.3 Test Condition A | | | Shock: | Mechanical Shock per Mil Std 883E Method 2002.4 Test Condition B. | | | Soldering Process: | RoHS compliant lead free. See soldering profile on page 2 | | #### **Ordering Information** #### Package Layout # Suggested Pad Layout \* Do not route any traces in the keep out area. It is recommended the next layer under the keep out area is to be ground plane. #### **Pad Connections** | 1: | Do Not Connect | |-----------|----------------------------| | 2: | Do Not Connect | | _3: | Do Not Connect | | 4: | Ground | | 5: | Output | | 6: | Do Not Connect | | <u>7:</u> | Do Not Connect | | 8: | Tri-State Enable / Disable | | 9: | Supply Voltage Vcc | | 4.0 | N/O | 10: N/C # **Design Recommendations** Attention: To achieve optimal frequency stability, and in some cases to meet the specification stated on this data sheet, it is required that the circuit connected to this TCXO output must have the equivalent input capacitance that is specified by the nominal load capacitance. Deviations from the nominal load capacitance will have a graduated effect on the stability of approximately 20 ppb per pF load difference. # **Output Waveform** # **Test Circuit** #### **Tape and Reel Dimensions** # Solder Profile